# DESIGN AND SIMULATION OF QUADRATURE PHASE SHIFT KEYING SUB-SYSTEM USING REVERSIBLE LOGIC

Mr. Naveen K. B<sup>1</sup> (Asst. Professor), Ms. Anusha J. K<sup>2</sup> (PG Student) <sup>1</sup>Deptartment of Electronics and Communication Engineering <sup>2</sup>VLSI Design and Embedded Systems BGSIT, BG Nagar, Karnataka, India.

Abstract: Reversible logic is the emerging technology in digital era because of its high frequency of operation and small area utilization compared with conventional logic. QPSK (Quadrature Phase Shift Keying) is a type of modulation technique in a wireless communication system, as it supports faster transmission of data compared to other modulation techniques. In this paper, an implementation of QPSK using reversible logic is proposed with some design modifications. Verilog HDL used to implement the proposed QPSK modulators and it will be simulated on the Xilinx ISE 13.2 software platform. We compared existing modulator implemented with Boolean logic and it feasibility of using reversible logic is presented.

Keywords: Conventional logic and gates, Reversible logic and gates, QPSK, Verilog coding.

#### I. INTRODUCTION

QPSK modulation is a key feature commonly used in wireless communication for data transmission and to minimize antenna design. Baseband data of conventional QPSK modulator operates by separating I and Q phases and add them to get a QPSK signal. The generation of carrier wave for the operation of the modulator consumes high power. The quadrature form of the modulation equation is given by

$$s(t) = \sqrt{\frac{2E_s}{T}} \cos(\theta(t)) \cos(2\pi f_c t) - \sqrt{\frac{2E_s}{T}} \sin(\theta(t)) \sin(2\pi f_c t) \dots \text{ Eq (1)}$$

QPSK allows the signal to carry twice as much information as ordinary PSK using the same bandwidth. QPSK is used for satellite transmission of MPEG2 video, cable modems, video conferencing, cellular phone systems.



Fig. 1: QPSK Constellation

Figure 1 shows the constellation diagram [9] and the phases of the symbols and their relationship to each other. The x-axis projection is equal to I channel amplitude and the y-axis projection is equal to Q channel amplitude. The constellation diagrams are always done at baseband, i.e. fc = 0.



Figure 2 shows the block diagram of QPSK modulator [9], where Serial to parallel converter splits the incoming bit stream with a bit rate of Rb into two streams, each of half the bit rate. I and Q amplitudes are set from a table lookup function, depending on the dual bit pattern coming in. Carrier frequency  $\omega$  is used to individually modulate I and Q bit streams. Next these are added to get the modulated QPSK signal.

Figure 3 shows the QPSK waveform [9], by modulating I channel with I carrier values and Q channel with Q carrier values. Then I and Q values are added to get the real modulated QPSK signal



Fig. 3: QPSK Modulated Wave

#### II. REVERSIBLE GATES

Everyday new technology is developing rapidly, the clock frequency also increasing continuously to achieve greater speed. Hence Reversible logic is the efficient technique in the recent trends due to its high frequency of operation. Moore's law predicts exponential growth of heat generated due to information loss reduces performance and lifetime of the circuits. Several reversible gates are used to build the specific reversible logical functionalities. In this paper, we used several gates like Feynman [6], Fredkin [7] and Toffoli [8].



#### Fig. 6: Fredkin Gate

#### III. PROBLEM IDENTIFICATION

As by Kavita A. Monpara, Shailendrasinh B. Parmar [1], for high speed communication and space applications power and bandwidth are the most important parameters. The size of PCB and component count is also important parameters. To reduce these all parameters a new design approach of QPSK is needed. In this modulator design summation, orthogonal subcarrier generation and mixing of subcarrier with data are all digitally implemented inside the FPGA. Naveen. K. B, Prashantha. N. C [10] presented the design and implementation of QPSK modulator using reversible logic of the traditional analog system. Here QPSK modulator unit modelled using HDL code and simulated by Modelsim 6.0 simulator to verify their functionality in the system. The digital QPSK modulator using reversible logic gates yields low power, small area and reduced amount of delay. Reversible logic is mainly used to construct low power circuits. Gordon. E. Moore [3] in 1965 stated that the numbers of components on the chip will double every 18 months. His prediction is only for 10 years, but due to growth in the integrated-circuit technology his prediction is still on the way with some changes. His work is called as the Moore's law. The effect of Moore's law made the researchers to conclude that as the number of components in the chip increases the power dissipation will also increase exponentially. Hence

minimization of power factor has become an important factor for today's VLSI engineers. A lot of work has been done on implementing QPSK using MATLAB or by using software platforms but not with reversible computing. It is in this paper, a QPSK sub-system will be designed with Verilog and simulated using XILINX 13.2V tool. The feasibility of using reversible computation principles in implementing the QPSK sub-system will be researched in this paper.



*Data Controller:* selects the input data based on the clock and reset condition, that is

If clock=0, data select=0

Clock=1, data select= input data

And

If reset=1, data select=0

Reset=0, data select= input data

Depending on the above conditions we group each two bits of input data to feed next stage using state machine shown in figure 5.



Fig. 5: Data Controller State Machine

*Data State Encoder:* This state encoder is based on combo logic, where depending upon the two bit input the state encoder makes the phase change for transmission of data.

| ΄. | able. | 1:S | tates | of I | Encod | ler |
|----|-------|-----|-------|------|-------|-----|
|    |       |     |       |      |       |     |

| Input<br>data | States | Corresponding Phase change in degrees |
|---------------|--------|---------------------------------------|
| 00            | 0      | 00                                    |
| 01            | 3      | 900                                   |
| 10            | 5      | 1800                                  |



*QPSK Wave Generator:* Figure 6 shows Finite state machine functionality, which is used to select degrees with respect to the state encoder values. The binary equivalent of each degree is assigned using fixed decimal conversion to binary signed method, each of which ten bit wide.



Fig. 6: Finite State Machine

Depending on the garbage input condition i.e. If gin=0, state machine gives previous state (antilock wise). If gin=1, state machine gives the next state (clock wise).

*Wave Sample Generator:* this block generates the 8 bit QPSK wavelets based on the 10 bit value fed by previous block equivalent to input data.



Fig. 7: RTL Schematic of Proposed Block Diagram

### V. PROPOSED METHODOLOGY

The data controller in this design is modified with reversible MUX for data selection, counter using the Toffoli gate to create waiting time. Reversible mux is used to create the data state encoder block to change the phase of the signal with respect to two bit input data from a data controller. The

functionality of QPSK wave generator is reversed by taking extra garbage input and output. Delay upon this gin value the operation of the generator is reversed.











Fig. 9: Simulation result of reversible QPSK modulator

Figure 8 and 9 shows simulated result for both conventional and reversible QPSK modulator, where 8 bit data 00100100 with clock set to 1, reset set to 0 and start bit is 0 based on the input data stream is simulated based on the above methodology to get QPSK output stream 01010011.

| Parameters     | Available | Conventional | Reversible |
|----------------|-----------|--------------|------------|
|                |           | design       | design     |
| Frequency      |           | 297.969MHz   | 356.043MHz |
| Total          | 11,776    | 14           | 5          |
| Number         |           |              |            |
| slice register |           |              |            |
| Number of      | 5888      | 17           | 6          |
| occupied       |           |              |            |
| slices         |           |              |            |
| Number of 4    | 11,776    | 29           | 10         |
| i/p LUT's      |           |              |            |
| Number of      | 372       | 19           | 12         |
| bonded         |           |              |            |
| IOBs           |           |              |            |

Table. 2: Result comparison



Comparison Between Conventional and Reversible QPSK Design

Graph. 1: Comparison between Conventional and Reversible QPSK Design

# VII. CONCLUSION

In this paper, we presented QPSK modulator designed using reversible logic and gates. Designed reversible QPSK modulator yields high frequency of operation and smaller area utilization with respect to conventional QPSK modulator design. The proposed design can be used for high speed communication system applications.

## REFERENCES

- Kavita A. Monpara, Shailendrasinh B. Parmar, "Design and Implementation of QPSK MODULATOR using Digital Subcarrier", ISSN: 0975 – 6779| NOV 11 TO OCT 12 | VOLUME – 02, ISSUE – 01
- [2] Tarik Kazaz, Merima Kulin, Mesud Hadzialic., "Design and Implementation of SDR Based QPSK" MIPRO 2013, May 20-24, 2013, Opatija, Croatia., Faculty of Electrical Engineering, University of Sarajevo Sarajevo, Bosnia and Herzegovina
- [3] Gordon. E. Moore, Cramming more components onto integrated circuits Electronics, Volume 38, Number 8, April 19, 1965.
- [4] Landauer .R, "Irreversibility and heat generation in the computing process", IBM J. Research and Development, pp. 183-191, 1961.
- [5] Bennett, C.H, —Logical reversibility of Computation, IBM J. Research and Development, pp. 525-532, 1973.
- [6] P. Shor, Algorithms for quantum computation: discrete log and factoring, Proc. 35th Annual Symp. On Found. Of Computer Science (1994), IEEE Computer Society, Los Alamitos, 124-34.
- [7] T. Toffoli., Reversible Computing, Tech memo MIT/LCS/TM-151, MIT Lab for Computer Science (1980).
- [8] E. Fredkin and T. Toffoli, Conservative logic, Int. J. Theor. Phys., vol. 21, no. 3/4, pp.219 -253 1982.
- [9] Intuitive Guide to Principles of Communications www.complextoreal.com.
- [10] Naveen, K. B, Prashantha, N. C "Design and Synthesis of QPSK: A Subsystem Module of Digital Communication using Reversible Logic". International Journal of Computer Applications (0975 – 8887) Volume 74– No.10, July 2013
- [11] T. NagaBabu, D.Sounder, B.Subhakara Rao, P. Bose Babu "A LOW POWER ADDER USING REVERSIBLE LOGIC GATES" et al ISSN: 2319 – 1163 Volume: 1 Issue: 3 244 – 247 IJRET | NOV 2012, www.ijret.org.
- [12] Geetha. G. I, Dr. M. sathyanarayana "Design of High Speed Multiplier Using Reversible Logic" / International Journal of Engineering Research and Applications (IJERA) ISSN: 2248-9622 www.ijera.com. Vol. 3, Issue 4, Jul-Aug 2013, pp. 756-759 756.
- [13] Tehniat Banu\_, Manjunath Kounte "Performance Analysis of Irreversible and Reversible Counter" HCTL Open Science and Technology Letters (HCTL Open STL) Edition on Recon durable Computing - Embedded, FPGA based, VLSI and ASIC Designs, June 2013 e-

ISSN: 2321-6980, ISBN (Print): 978-1-62776-963-1

- [14] Madhina Basha, Arnnpalli Jaya Prakash & Karukola Girija "DESIGN OF LOW POWER REVERSIBLE MULTIPLIER" International Journal of Electronics and Communication Engineering (IJECE) ISSN 2278-9901 Vol. 2, Issue 2, May 2013, 77-88 © IASET
- [15] Vivek V. Shende, Aditya K. Prasad, Igor L. Markov, and John P. Hayes, Fellow, IEEE "SYNTHESIS OF REVERSIBLE LOGIC CIRCUITS" IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, VOL. 22, NO. 6, JUNE 2003.